Figure 7a shows that the electrons trapped in the Au NCs leak int

Figure 7a shows that the electrons trapped in the Au NCs leak into the gate electrode through the HfO2 layer via electron tunneling to the oxygen vacancy-related level, as proposed in [24]; therefore, discharging easily occurs. However, the reduced oxygen-related levels in sample A4 HfO2 layer suppress the unwanted trap-assisted tunneling (Figure 7b); thus, electron loss rate is reduced. Figure 4 XPS spectra and C – V hysteresis. (a) Hf 4f core-level XPS spectra of as-annealed HfO2 film and (b) C-V hysteresis of sample A4. Figure 5 Energy band diagram of sample A 1 during programming. Figure 6 Leakage currents and charge

retention property. (a) Comparison of the gate stack leakage SAHA order currents of samples A1 and A4, and charge retention property of samples (b) A1 and (c) A4. Figure 7 Energy band diagram of samples (a) A 1 and (b) A 4 during retention. A 1-V memory window was observed for A4 at the ±2-V sweep (Figure 8), which shows the potential to prepare a low-voltage NC memory. The P/E operation was also performed by QNZ ic50 applying ±2-V pulses to the gate electrode. Figure 8 shows that a 1-V memory window can be obtained

at P/E times of 10/10 ms, which shows a sufficient memory window even at a ±2-V applied pulse voltage. Given the improvements in the retention performances (Figure 6c), sample A4 shows promise for application in low-voltage NC memory. Figure NADPH-cytochrome-c2 reductase 8 P/E characteristics of sample A 4 with as-annealed HfO 2 for P/E voltage levels of +2/−2 V. Conclusions Electrons trapped in Au NCs tend to Selleckchem GW786034 tunnel into the gate electrode through the oxygen vacancy-related levels of the HfO2 blocking layer and tend to degrade memory performance because of the existence of oxygen vacancy. Annealing the HfO2 blocking layer at 400°C in

O2 ambient decreases oxygen vacancy and suppresses unwanted electron trap-assisted tunneling. Given their memory window of 1 V at an applied sweeping voltage of ±2 V, low P/E voltage of ±2 V, and improved retention performances, low-voltage NC memories show promise for application in non-volatile memory devices. Acknowledgements This work was supported by the National Basic Research Program of China under grant numbers 2011CB301905 and 2012CB933503; National Natural Science Foundation of China under grant numbers 61108064, 61036003, and 61176092; the Fundamental Research Funds for the Central Universities (2011120143); and Ph.D. Programs Foundation of Ministry of Education of China (20110121110025). References 1. Yang FM, Liu PT, Chang TC: Using double layer CoSi nanocrystals to improve the memory effects of nonvolatile memory devices. Appl Phys Lett 2007, 90:212108.CrossRef 2. Yang HG, Shi Y, Bu HM, Wu J, Zhao B, Yuan XL, Zheng YD: Simulation of electron storage in Ge/Si hetero-nanocrystal memory. Solid-State Electron 2001, 45:767.CrossRef 3.

Leave a Reply

Your email address will not be published. Required fields are marked *

*

You may use these HTML tags and attributes: <a href="" title=""> <abbr title=""> <acronym title=""> <b> <blockquote cite=""> <cite> <code> <del datetime=""> <em> <i> <q cite=""> <strike> <strong>